000 | 11058nam a2201945 i 4500 | ||
---|---|---|---|
001 | 5263221 | ||
003 | IEEE | ||
005 | 20230927112345.0 | ||
006 | m o d | ||
007 | cr |n||||||||| | ||
008 | 100317t20151996nyua ob 001 0 eng d | ||
020 |
_a9780470545331 _qelectronic |
||
020 |
_z9780780311497 _qprint |
||
020 |
_z047054533X _qelectronic |
||
024 | 7 |
_a10.1109/9780470545331 _2doi |
|
035 | _a(CaBNVSL)mat05263221 | ||
035 | _a(IDAMS)0b000064810c33b9 | ||
040 |
_aCaBNVSL _beng _erda _cCaBNVSL _dCaBNVSL |
||
082 | 0 | 4 | _a621.3815/364 |
245 | 0 | 0 |
_aMonolithic phase-locked loops and clock recovery circuits : _btheory and design / _cedited by Behzag Razavi. |
264 | 1 |
_aNew York : _bIEEE Press, _cc1996. |
|
264 | 2 |
_a[Piscataqay, New Jersey] : _bIEEE Xplore, _c[1996] |
|
300 |
_a1 PDF (ix, 498 pages) : _billustrations. |
||
336 |
_atext _2rdacontent |
||
337 |
_aelectronic _2isbdmedia |
||
338 |
_aonline resource _2rdacarrier |
||
500 | _a"A selected reprint volume." | ||
504 | _aIncludes bibliographical references and indexes. | ||
505 | 0 | _aPreface -- Design of Monolithic Phase-Locked Loops and Clock Recovery Circuits -- A Tutorial (B. Razavi) -- BASIC THEORY -- Theory of AFC Synchronization (W. Gruen) -- Color-Carrier Reference Phase Synchronization Accuracy in NTSC Color Television (D. Richman) -- Charge-Pump Phase-Locked Loops (F. Gardner) -- z-Domain Model for Discrete-Time PLLs (J. Hein & J. Scott) -- Analyze PLLs with Discrete Time Modeling (J. Kovacs) -- Properties of Frequency Difference Detectors (F. Gardner) -- Frequency Detectors for PLL Acquisition in Timing and Carrier Recovery (D. Messerschmitt) -- Analysis of Phase-Locked Timing Extraction Circuits for Pulse Code Transmission (E. Roza) -- Optimization of Phase-Locked Loop Performance in Data Recovery Systems (R. Co & J. Mulligan) -- Noise Properties of PLL Systems (V. Kroupa) -- PLL/DLL System Noise Analysis for Low Jitter Clock Synthesizer Design (B. Kim, et al.) -- Practical Approach Augurs PLL Noise in RF Synthesizers (M. O'Leary) -- The Effects of Noise in Oscillators (E. Hafner) -- A Simple Model of Feedback Oscillator Noise Spectrum (D. Leeson) -- Noise in Relaxation Oscillators (A. Abidi & R. Meyer) -- Analysis of Timing Jitter in CMOS Ring Oscillators (T. Weigandt, et al.) -- Analysis, Modeling, and Simulation of Phase Noise in Monolithic Voltage-Controlled Oscillators (B. Razavi) -- BUILDING BLOCKS -- Start-up and Frequency Stability in High-Frequency Oscillators (N. Nguyen & R. Meyer) -- MOS Oscillators with Multi-Decade Tuning Range and Gigahertz Maximum Speed (M. Banu) -- A Bipolar 1 GHz Multi-Decade Monolithic Variable-Frequency Oscillator (J. Wu) -- A Digital Phase and Frequency Sensitive Detector (J. Brown) -- A 3-State Phase Detector Can Improve Your Next PLL Design (C. Sharpe) -- GaAs Monolithic Phase/Frequency Discriminator (I. Shahriary, et al.) -- A New Phase-Locked Loop Timing Recovery Method for Digital Regenerators (J. Bellisio) -- A Phase-Locked Loop with Digital Frequency Comparator for Timing Signal Recovery (J. Afonso, et al.). | |
505 | 8 | _aClock Recovery from Random Binary Signals (J. Alexander) -- A Si Bipolar Phase and Frequency Detector IC for Clock Extraction up to 8 Gb/s (A. Pottbacker, et al.) -- A Self-Correcting Clock Recovery Circuit (C. Hogge) -- MODELING AND SIMULATION -- An Integrated PLL Clock Generator for 275 MHz Graphic Displays (G. Gutierrez & D. DeSimone) -- The Macro Modeling of Phase-Locked Loopes for the SPICE Simulator (M. Sitkowski) -- Modeling and Simulation of an Analog Charge Pump Phase-Locked Loop (S. Can & Y. Sahinkaya) -- Mixed-Mode Simulation of Phase-Locked Loops (B. Antao, et al.) -- Behavioral Representation for VCO and Detectors in Phase-Lock Systems (E. Liu & A. Sangiovanni-Vincentelli) -- Behavioral Simulation Techniques for Phase/Delay-Locked Systems (A. Demir, et al.) -- PHASE-LOCKED LOOPS -- A Monolithic Phase-Locked Loop with Detection Processor (E. Murthi) -- A 200-MHz CMOS Phase-Locked Loop with Dual Phase Detectors (K. Ware, et al.) -- High-Frequency Phase-Locked Loops in Monolithic Bipolar Technology (M. Soyuer & R. Meyer) -- A 6-GHz Integrated Phase-Locked Loop Using AlGaAs/GaAs Heterojunction Bipolar Transistors (A. Buchwald, et al.) -- A 6-GHz 60-mW BiCMOS Phase-Locked Loop with 2-V Supply (B. Razavi & J. Sung) -- Design of PLL-Based Clock Generation Circuits (D. Jeong) -- A Variable Delay Line PLL for CPU-Coprocessor Synchronization (M. Johnson & E. Hudson) -- A PLL Clock Generator with 5 to 110 MHz of Lock Range for Microprocessors (I. Young, et al.) -- A Wide-Bandwidth Low-Voltage PLL for PowerPC Microprocessors (J. Alvarez, et al.) -- A 30-128 MHz Frequency Synthesizer Standard Cell (R. Bitting & W. Repasky) -- Cell-Based Fully Integrated CMOS Frequency Synthesizers (D. Mijuskovic, et al.) -- Fully-Integrated CMOS Phase-Locked Loop with 15 to 240 MHz Locking Range and ?50 psec Jitter (I. Novof, et al.) -- PLL Design for a 500 MB/s Interface (M. Horowitz, et al.) -- CLOCK AND DATA RECOVERY CIRCUITS -- An Analog PLL-Based Clock and Data Recovery Circuit with High Input Jitter Tolerance (S. Sun). | |
505 | 8 | _aA 30-MHz Hybrid Analog/Digital Clock Recovery Circuit in 2-aL1/4m CMOS (B. Kim, et al.) -- A BiCMOS PLL-Based Data Separator Circuit with High Stability and Accuracy (S. Miyazawa, et al.) -- A Versatile Clock Recovery Architecture and Monlithic Implementation (L. De Vito) -- A 155-MHz Clock Recovery Delay- and Phase-Locked Loop (T. Lee & J. Bulzacchelli) -- A Monolithic 156 Mb/s Clock and Data Recovery PLL Circuit using the Sample- and-Hold Technique (N. Ishihara & Y. Akazawa) -- A Monolithic 480 Mb/s Parallel AGC/Decision/Clock Recovery Circuit in 1.2-aL1/4m CMOS (T. Hu & P. Gray) -- A Monolithic 622 Mb/sec Clock Extraction and Data Retiming Circuit (B. Lai & R. Walker) -- A 660 Mb/s CMOS Clock Recovery Circuit with Instantaneous Locking for NRZ Data and Burst-Mode Transmission (M. Banu & A. Dunlop) -- A Monolithic 2.3-Gb/s 100-mW Clock and Data Recovery Circuit in Silicon Bipolar Technology (M. Soyuer) -- A 50 MHz Phase- and Frequency-Locked Loop (R. Cordell, et al.) -- NMOS ICs for Clock and Data Regeneration in Gigabit-per-Second Optical-Fiber Receivers (S. Enam & A. Abidi) -- A PLL-Based 2.5-Gb/s Clock and Data Regenerator IC (H. Ransijn & P. O'Connor) -- A 2.5-Gb/sec 15-mW BiCMOS Clock Recovery Circuit (B. Razavi & J. Sung) -- An 8 GHz Silicon Bipolar Clock Recovery and Data Regenerator IC (A. Pottbacker & U. Langmann) -- Author Index -- Subject Index -- Editor's Biography. | |
506 | 1 | _aRestricted to subscribers or individual electronic text purchasers. | |
530 | _aAlso available in print. | ||
538 | _aMode of access: World Wide Web | ||
588 | _aDescription based on PDF viewed 12/21/2015. | ||
650 | 0 |
_aPhase-locked loops _xDesign and construction. |
|
650 | 0 |
_aTiming circuits _xDesign and construction. |
|
650 | 0 |
_aIntegrated circuits _xDesign and construction. |
|
655 | 0 | _aElectronic books. | |
695 | _aAccuracy | ||
695 | _aActive circuits | ||
695 | _aActive filters | ||
695 | _aAmplitude modulation | ||
695 | _aAnalytical models | ||
695 | _aApproximation methods | ||
695 | _aBand pass filters | ||
695 | _aBandwidth | ||
695 | _aBaseband | ||
695 | _aBiCMOS integrated circuits | ||
695 | _aBiographies | ||
695 | _aBit rate | ||
695 | _aBroadband communication | ||
695 | _aCMOS integrated circuits | ||
695 | _aCapacitance | ||
695 | _aCapacitors | ||
695 | _aCentral Processing Unit | ||
695 | _aCharge pumps | ||
695 | _aClocks | ||
695 | _aColor | ||
695 | _aCombinational circuits | ||
695 | _aComputational modeling | ||
695 | _aControl systems | ||
695 | _aCrystals | ||
695 | _aData mining | ||
695 | _aData models | ||
695 | _aDecoding | ||
695 | _aDelay | ||
695 | _aDelay lines | ||
695 | _aDetectors | ||
695 | _aDistortion | ||
695 | _aDriver circuits | ||
695 | _aEquations | ||
695 | _aFiltering | ||
695 | _aFiltering theory | ||
695 | _aFlip-flops | ||
695 | _aFrequency control | ||
695 | _aFrequency locked loops | ||
695 | _aFrequency measurement | ||
695 | _aFrequency modulation | ||
695 | _aFrequency shift keying | ||
695 | _aFrequency synthesizers | ||
695 | _aGain | ||
695 | _aGallium arsenide | ||
695 | _aGenerators | ||
695 | _aHEMTs | ||
695 | _aHarmonic analysis | ||
695 | _aHeterojunction bipolar transistors | ||
695 | _aHysteresis | ||
695 | _aISDN | ||
695 | _aIndexes | ||
695 | _aInductance | ||
695 | _aIntegrated circuit modeling | ||
695 | _aInverters | ||
695 | _aJitter | ||
695 | _aLatches | ||
695 | _aLocal oscillators | ||
695 | _aLogic gates | ||
695 | _aLow pass filters | ||
695 | _aMODFETs | ||
695 | _aMOS devices | ||
695 | _aMathematical model | ||
695 | _aMicrowave circuits | ||
695 | _aMicrowave measurements | ||
695 | _aMicrowave oscillators | ||
695 | _aMixers | ||
695 | _aNoise | ||
695 | _aNoise measurement | ||
695 | _aNumerical models | ||
695 | _aOptical signal processing | ||
695 | _aOscillators | ||
695 | _aParticle separators | ||
695 | _aPassive filters | ||
695 | _aPhase frequency detector | ||
695 | _aPhase locked loops | ||
695 | _aPhase noise | ||
695 | _aPhase shift keying | ||
695 | _aPhase shifters | ||
695 | _aPixel | ||
695 | _aPower harmonic filters | ||
695 | _aPower supplies | ||
695 | _aPrototypes | ||
695 | _aQ factor | ||
695 | _aQuantum wells | ||
695 | _aRLC circuits | ||
695 | _aRadiation detectors | ||
695 | _aRadio frequency | ||
695 | _aReceivers | ||
695 | _aRegisters | ||
695 | _aReliability | ||
695 | _aRepeaters | ||
695 | _aResistors | ||
695 | _aRing oscillators | ||
695 | _aSONET | ||
695 | _aSPICE | ||
695 | _aSchottky diodes | ||
695 | _aSemiconductor device measurement | ||
695 | _aSemiconductor device modeling | ||
695 | _aSilicon | ||
695 | _aSolid modeling | ||
695 | _aSolid state circuits | ||
695 | _aStability criteria | ||
695 | _aSteady-state | ||
695 | _aStrontium | ||
695 | _aSwitches | ||
695 | _aSynchronization | ||
695 | _aSynthesizers | ||
695 | _aTemperature measurement | ||
695 | _aTime frequency analysis | ||
695 | _aTiming | ||
695 | _aTiming jitter | ||
695 | _aTracking loops | ||
695 | _aTransfer functions | ||
695 | _aTransistors | ||
695 | _aTuning | ||
695 | _aVaractors | ||
695 | _aVoltage control | ||
695 | _aVoltage-controlled oscillators | ||
695 | _aWideband | ||
700 | 1 | _aRazavi, Behzad. | |
710 | 2 |
_aJohn Wiley & Sons, _epublisher. |
|
710 | 2 |
_aIEEE Xplore (Online service), _edistributor. |
|
776 | 0 | 8 |
_iPrint version: _z9780780311497 |
856 | 4 | 2 |
_3Abstract with links to resource _uhttps://ieeexplore.ieee.org/xpl/bkabstractplus.jsp?bkn=5263221 |
999 |
_c40092 _d40092 |